Diodes AP3585A/B/C Manuel d'utilisateur Page 9

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 18
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 8
AP3585A/B/C
Document number: DS36819 Rev. 1 - 2
9 of 18
www.diodes.com
January 2014
© Diodes Incorporated
AP3585A/B/C
A
Product Line o
f
Diodes Incorporated
NEW PRODUCT
Functional Descriptions
The AP3585A/B/C is a voltage-mode single phase synchronous buck controller with embedded MOSFET drivers. This part provides complete
protection functions such as over voltage protection, under voltage protection and over current protection. Inductor current information is sensed
by R
DS(ON)
of the low side MOSFET. The over current protection threshold can be simply programmed by a resistor.
Power on Reset and Chip Enable
A power on reset (POR) circuitry continuously monitors the supply voltage at VCC pin. Once the rising POR threshold is exceeded, the
AP3585A/B/C sets itself to active state and is ready to accept chip enable command. The rising POR threshold is typically 4.2V at VCC rising.
The COMP/EN is a multifunctional pin: control loop compensation and chip enable as shown in Figure 1. An Enable Comparator monitors the
COMP/EN pin voltage for chip enable. A signal level transistor is adequate to pull this pin down to ground and shut down AP3585A/B/C. A 120µA
current source charges the external compensation network with 0.45V ceiling when this pin is released. If the voltage at COMP/EN pin exceeds
0.3V, the AP3585A/B/C initiates its soft start cycle.
The 120µA current source keeps charging the COMP pin to its ceiling until the feedback loop boosts the COMP pin higher than 0.45V according to
the feedback signal. The current source is cut off when V
COMP
is higher than 0.45V during normal operation.
+
-
+
-
0.3V
0.45V
ENABLE
ENABLE
COMP
ERROR
AMPLIFIER
DISABLE
ENABLE
120A
Figure 1. Chip Enable Function
Soft Start
A built-in Soft Start is used to prevent surge current from power supply input V
IN
during turn-on (Referring to the Functional Block Diagram). The
error amplifier is a three-input device. Reference voltage V
REF
or the internal soft start voltage SS whichever is smaller dominates the behavior of
the non-inverting inputs of the error amplifier. SS internally ramps up to 0.8V in 2ms for AP3585A (to 0.6V in 1.5ms for AP3585B and 0.6V in
2.4ms for AP3585C) after the soft start cycle is initiated. The ramp is created digitally, so there will be 100 small discrete steps. Accordingly, the
output voltage will follow the SS signal and ramp up smoothly to its target level.
The SS signal keeps ramping up after it exceeds the internal 0.8V for AP3585A (0.6V for AP3585B/C) reference voltage. However, the internal
0.8V for AP3585A (0.6V for AP3585B/C) reference voltage takes over the behavior of error amplifier after SS > V
REF
. When the SS signal climbs
to its ceiling voltage (4.2V), AP3585A/B/C claims the end of soft start cycle and enables the under voltage protection of the output voltage.
Figure 2 shows a typical start up interval for AP3585A/B/C where the COMP/EN pin has been released from a grounded (system shutdown) state.
The internal 120µA current source starts charge the compensation network after the COMP/EN pin is released from ground at T1. The COMP/EN
exceeds 0.3V and enables the AP3585A/B/C at T2. The COMP/EN continues ramping up the stays at 0.45V before the SS starts ramping at T3.
The output voltage follows the internal SS and ramps up to its final level during T3 and T4. At T4, the reference voltage V
REF
takes over the
behavior of the error amplifier as the internal SS crosses V
REF
. The internal SS keeps ramping up and stays at 4.2V at T5, where AP3585A/B/C
asserts the end of soft start cycle.
V
IN
10V/Div
V
OUT
0.5V/Div
COMP 0.5V/D iv
LGATE 10V/Div
1ms/Div
Figure 2. Soft Start Behavior of AP3585A/B/C
Vue de la page 8
1 2 3 4 5 6 7 8 9 10 11 12 13 14 ... 17 18

Commentaires sur ces manuels

Pas de commentaire